

### Basic Calculation of a Buck Converter's Power Stage

### Abstract

This application note gives the formulas needed to design the power stage of a buck converter. Switched mode power converters are very important in industry. The synchronous buck converter is used to step a voltage down from a higher level to a lower level. This application note describes how to determine the buck inductor and input and output capacitors. Good design can improve performance and help to meet customer requirements. Because of this, it is important to understand the fundamentals of the synchronous buck converter and how to appropriately select the circuit components.

### **Table of Contents**

| Synchronous Buck Converter Basics2 | 2 |
|------------------------------------|---|
| Calculate the Inductor Current     | 3 |
| Basic Inductor Design              | 3 |
| Basic Output Capacitor Design      | 5 |
| Input Capacitor Selection          | 7 |
| Output Voltage Setting             | 8 |
| Summary                            | 9 |



### Synchronous Buck Converter Basics

The synchronous buck converter is used to step a voltage down from a higher voltage to a lower voltage. Synchronous buck converters are very popular in industry today and provide high efficiency solutions for a wide range of applications. This application note gives the formulas to calculate the power stage of a synchronous buck operating in continuous conduction mode.

A synchronous buck converter produces a regulated voltage that is lower than its input voltage and can deliver high current while minimizing power loss. As shown in Figure 1, the synchronous buck converter is comprised of two power MOSFETs, an output inductor, and input and output capacitors.



Figure 1. Basics of a synchronous Buck converter.

Q1, the high side MOSFET, is connected directly to the input voltage of the circuit. When Q1 turns on, IUPPER is supplied to the load through Q1. During this time the current through the inductor increases (charging L) and Q2 is off. When Q1 turns off, Q2 turns on and ILOWER is supplied to the load through Q2. During this time, the inductor current decreases (discharging L). Figure 2 shows the basic waveforms for the synchronous buck converter in continuous conduction mode.



Figure 2. Synchronous buck converter waveforms

# RICHTEK

### Calculate the Inductor Current

There are conduction losses in components that are important in determining D, the duty factor. Most important of these are the on resistances of the high- and low-side MOSFETS (Q1 and Q2). Taking these losses into account, we can now express the duty cycle of the buck converter as :

$$D = \frac{V_{OUT} + VDS_{Q2}}{V_{IN} - VDS_{Q1} + VDS_{Q2}}$$
(2-1)

where  $VDS_{Q1}$  is the voltage differential across the high-side MOSFET and  $VDS_{Q2}$  is the voltage differential across the low-side MOSFET. The next step is to determine the inductor ripple current.

Inductor Ripple Current : 
$$\Delta I_L = \frac{(V_{IN} - V_{OUT}) \times D}{fs \times L}$$
 (2-2)

where  $V_{IN}$  is the input voltage,  $V_{OUT}$  is the output voltage, fs is the switching frequency of converter, and L is the selected inductor value.

The peak inductor current is the average current pulse half the inductor ripple current.

Maximum inductor current : 
$$I_{L(max)} = \frac{\Delta I_{L}}{2} + I_{OUT(max)}$$
,

where  $I_{OUT(max)}$  is the maximum output current and  $I_{L(max)}$  is the peak inductor current. The IC's current limit must exceed  $I_{L(max)}$ . Putting it another way, the highest reliable output current from a particular IC depends on the minimum value of its current limit.

Maximum output current of the selected IC :  $I_{OUT(max)} = I_{LIM(min)} - \frac{\Delta I_{L}}{2}$  (2-3)

where ILIM(min) is the minimum value of the IC's current limit.

### **Basic Inductor Design**

The output of the synchronous buck converter consists of an inductor and capacitor. The output stage stores and delivers energy to the load and produces a constant output voltage. Inductors are manufactured in various materials and with a wide range of values, typically having a tolerance of  $\pm 20\%$ . Inductors have an inherent DC resistance (DCR) which impacts the performance of the output stage. Minimizing the DCR (with all other parameters held constant) improves the overall efficiency of the converter.

There is a trade-off between inductance and ripple current: the lower the inductance, the higher the ripple current through the inductor. A minimum inductance must be met in order to guarantee a maximum ripple current and therefore, a maximum peak switch and inductor current.

**Calculating Minimum Inductance:** Inductor current ripple is defined as the peak to peak change in current during the on and off time. For the synchronous buck converter, the change in inductor current during the high side MOSFET Q1 on time is equal to the change during the MOSFET's off time. The inductor current increase is equal to the inductor current decrease.

RICHTE

 $\Delta I_{L(on)} = \Delta I_{L(off)}$ (3-1)

For the above reason, the inductor current ripple can simply be defined as  $\Delta I_L$ . We can calculate  $\Delta I_L$  beginning with the basic equation of inductance.

$$V_{L} = L \times \frac{dI_{L}}{dt} \qquad (3-2)$$

Where  $dI_L = \Delta I_L$ ,  $dt = T_{ON}$ , the on time of high side MOSFET. Solving for L and using the voltage across the inductor during the on time,

$$L = \frac{V_{L(ON)} \times T_{ON}}{\Delta I_L}$$
(3-3)

The voltage applied to the inductor during the on time is :

$$V_{L(ON)} = V_{IN} - VDS_{Q1} - V_{OUT} \qquad (3-4)$$

where  $VDS_{Q1}$  is the voltage drop across the high side MOSFET while it is on.

The duty cycle is defined as the ratio of high side MOSFET Q1 on time to the switching period of the converter.

$$D = \frac{T_{ON}}{T_{SW}} = T_{ON} \times f_{SW}$$
(3-5)

Using this fact, equation (3-3) becomes :

$$L = \frac{(V_{IN} - VDS_{Q1} - V_{OUT}) \times D}{\Delta I_L \times f_{SW}}$$
(3-6)

The ripple current  $\Delta I_L$  can also be expressed as the ratio of inductor current to full output current, or inductor current ripple ratio (ICR) :

$$\Delta I_{L} = ICR \times I_{OUT(max)} \quad (3-7)$$

Substituting Equation (3-7) into Equation (3-6), the inductance becomes :

$$L = \frac{(VIN - VDSQ1 - VOUT) \times D}{ICR \times IOUT(max) \times fSW}$$
(3-8)

Equation (3-1) can be used to calculate the duty cycle, beginning with the inductor ripple during the on time and off time and using equation (3-5) :

$$\Delta I_{L(on)} = \frac{V_{L(ON)}}{L} \times T_{ON} = \frac{V_{L(ON)}}{L} \times \frac{D}{f_{SW}}$$
(3-9)

$$\Delta I_{L(off)} = \frac{V_{L(OFF)}}{L} \times T_{OFF} = \frac{V_{L(OFF)}}{L} \times \frac{1-D}{f_{SW}} \quad (3-10)$$

Adding the fact that the voltage across the inductor during the off time is :

$$V_{L(OFF)} = V_{OUT} + VDS_{Q2} \qquad (3-11)$$

## RICHTEK

where VDS<sub>Q2</sub> is the voltage drop across the low side MOSFET Q2 while it is on, setting  $\Delta I_{L(on)} = \Delta I_{L(off)}$ , and substituting Equations 3-9, 3-10, and 3-11, the duty cycle becomes :

$$\mathsf{D} = \frac{\mathsf{V}_{OUT} + \mathsf{VDS}_{Q2}}{\mathsf{V}_{IN} - \mathsf{VDS}_{Q1} + \mathsf{VDS}_{Q2}} \tag{3-12}$$

Therefore, the final inductance equation, L<sub>MIN</sub>, becomes :

$$L_{MIN} = (\frac{V_{IN} - VDS_{Q1} - V_{OUT}}{ICR \times I_{OUT(max)} \times f_{SW}}) \times (\frac{V_{OUT} + VDS_{Q2}}{V_{IN} - VDS_{Q1} + VDS_{Q2}})$$
(3-13)

Equation (3-13) can be simplified by neglecting the VDS<sub>Q1</sub> and VDS<sub>Q2</sub>, then the minimum inductance becomes

$$L_{MIN} = (\frac{V_{IN} - V_{OUT}}{ICR \times I_{OUT(max)} \times f_{SW}}) \times (\frac{V_{OUT}}{V_{IN}})$$
(3-14)

There is a tradeoff between inductance and ripple current. To optimize the output inductance, it is recommended to target an ICR of 20%-40% of IOUT(max).

### **Basic Output Capacitor Design**

The output capacitor C<sub>OUT</sub> maintains the regulated output voltage during the times when the inductor current is higher or lower than the output current. This occurs each cycle as the inductor current ripples up and down, and during output load changes before the inductor current reaches the required new average level. The amplitude of the capacitive sag is a function of the load step, the output capacitor value, the inductor value, the input-to-output voltage differential, and the maximum duty cycle. which is as fast as allowed. Calculate the approximate on-time (neglect parasitics) and maximum duty cycle for a given input and output voltage as :

$$t_{ON} == \frac{V_{OUT}}{V_{IN} \times f_{SW}} \text{ and } D_{MAX} = \frac{t_{ON}}{t_{ON} + t_{OFF(MIN)}}$$

The actual on-time will be slightly longer as the IC compensates for voltage drops in the circuit, but we can neglect both of these since the on-time increase compensates for the voltage losses. Calculate the output voltage sag as:

$$V_{SAG} = \frac{L \times (\Delta I_{OUT})^2}{2 \times C_{OUT} \times (V_{IN(MIN)} \times D_{MAX} - V_{OUT})}$$

The amplitude of the capacitive soar is a function of the load step, the output capacitor value, the inductor value and the output voltage :

$$V_{SOAR} = \frac{L \times (\Delta I_{OUT})^2}{2 \times C_{OUT} \times V_{OUT}}$$

The output voltage ripple,  $\Delta$ Vopp, is defined as the peak to peak f<sub>SW</sub> ripple voltage superimposed onto the DC output voltage. The capacitor voltage ripple can be expressed as a ratio of the ripple to the total output voltage, CVRR.

 $\Delta Vopp = CVRR \times V_{OUT}$  (4-1)



#### where CVRR = $\Delta$ V / V<sub>OUT</sub>

Usually CVRR is limited to less than 1~2% of the output voltage.

The equivalent series resistance (ESR) of  $C_{OUT}$  influences the response time of regulator's feedback loop and is also one component of the output voltage ripple :

 $\Delta V_{OUT(ESR)} = ESR \times \Delta I_{L} \qquad (4-2)$ 

Each cycle, when the inductor current exceeds the output current, the output capacitor voltage increases. When the inductor current is less than the output current, the output capacitor voltage decreases. To achieve the correct average output current and a constant DC output voltage, the amount of the output capacitor charging must be equal to the amount of output capacitor discharging. The steady avenge state current through the capacitor is 0A (Figure 3.)



Figure 3. Inductor and capacitor current

The current through the  $C_{\mbox{OUT}}$  is defined as :

$$I_{\rm C} = {\rm C} \times \frac{\Delta V_{\rm C}}{\Delta t} \qquad (4-3)$$

(4-3) can be written as :

$$\Delta Q_{C} = C \times \Delta V_{C} = \Delta t \times I_{C} \qquad (4-4)$$

The red shaded area in Figure 3 shows the area under the inductor current curve, equal to the  $C_{OUT}$  charge energy  $\Delta Q_C$ :

$$\Delta Q_{C} = \frac{1}{2} \times \Delta I_{C} \times \Delta t \qquad (4-5)$$

where  $\Delta t = \frac{1}{2} \times t_{ON} + \frac{1}{2} \times t_{OFF} = \frac{1}{2} \times (\frac{D}{f_{SW}}) + \frac{1}{2} \times (\frac{1-D}{f_{SW}}) = \frac{1}{2 \times f_{SW}}$ 

Since  ${\bigtriangleup I_C} = \frac{{\bigtriangleup I_L}}{2}$  , equation (4-5) can be written :

$$\Delta Q_{C} = \frac{1}{2} \times \frac{\Delta I_{L}}{2} \times \frac{1}{2 \times f_{SW}} = \frac{\Delta I_{L}}{8 \times f_{SW}} \qquad (4-6)$$

$$\Delta Q_{\rm C} = \frac{\Delta I_{\rm L}}{8 \times f_{\rm SW}} = C \times \Delta V_{\rm C} \quad (4-7)$$

The minimum output capacitance depending on the output capacitive ripple voltage, can be determine by (4-7)

$$C_{MIN} = \frac{\Delta I_{L}}{8 \times f_{SW} \times \Delta V_{C}}$$
(4-8)

The total output voltage ripple consists of the ESR ripple (4-2) and the capacitive ripple (4-7). To meet a specific maximum ripple requirement you could allow half of the specification for each component of the ripple. Typically, one ripple component dominates and should be allotted more than half of the ripple allowance. For MLCC output capacitors, the capacitive ripple is the greater portion, while for electrolytic or tantalum capacitors, the ESR typically dominates.

### Input Capacitor Selection

The buck's input current is discontinuous, turning on when S1 is on and off when S1 is off. Since the input voltage source (battery, AC/DC adapter, etc.) is typically unable to support the required rapid current changes, the input capacitor supplies this changing current to S1 and the inductor. By supplying the required changing current, the capacitor holds the input voltage fairly steady. The input capacitor is discharged slightly during S1's on time and recharges during the off time.



Figure 4.Buck converter Power Stage

The changing current and constant charging and discharging creates heat in the input capacitor that can degrade its lifetime or even quickly destroy it. The input ripple current (I<sub>RMS</sub>) can be expressed as :

$$I_{Cin,rms} = \sqrt{D \times \left(I_0^2 \times (1-D) + \frac{\Delta i_L^2}{12}\right)} \quad (5-1)$$

Usually the manufacturer's maximum capacitor ripple current (called Ripple Current), refers to the actual current flowing through the capacitor. This RMS current passing through the capacitor's ESR will produce Joule loss, causing the temperature to rise; the formula is  $P_J = I_{Cin,rms}^2 \times ESR$ . Manufacturers specify a maximum ripple current to

limit the temperature rise. Because most ceramic capacitors have very low ESR (about  $5m\Omega$ ), there is less need to worry about excessive ripple current specifications.

The input capacitor (or group of input capacitors) must be able to handle the required I<sub>RMS</sub>. Some capacitors have RMS current ratings but many do not. Therefore, it may be useful evaluate the capacitor voltage ripple instead. From the basic capacitor equation :

$$\Delta V_{Cin\,pk-pk} = \frac{I_{in} \times (1-D) \times T_{s}}{C_{in}} = \frac{I_{O} \times D \times (1-D)}{f_{S} \times C_{in}} \quad (5-2)$$

Neglecting power losses, the average DC input current is given by

$$I_{IN} = I_O \times D$$

It is assumed that the DC component of input current is provided by the input voltage source and the AC component by the input filter capacitor. Neglecting inductor ripple current, the input capacitor sources current of amplitude  $I_O-I_{IN}$  during the D interval as S1 conducts. Conversely, the capacitor is charged by  $I_{IN}$  during the 1-D interval when S2 conducts. With the current polarity as indicated, this can be written as

$$I_{Cin}(t) = \frac{-(I_O - I_{IN}) \quad 0 < t \le DT_S}{I_{IN} \quad DT_S < t \le T_S}$$
(5-3)

where  $T_s$  is the switching period. Thus, the input capacitor conducts a square-wave current of peak-to-peak amplitude lo and it follows that the resultant capacitive component of AC ripple voltage is a triangular waveform with peak-to-peak amplitude specified by equation (5-1).

$$\Delta V_{\text{Cin pk-pk}} = \frac{I_{\text{IN}} \times (1-D) \times T_{\text{S}}}{C_{\text{in}}} = \frac{I_{\text{O}} \times D \times (1-D)}{f_{\text{S}} \times C_{\text{in}}} \quad (5-2).$$

The maximum ripple voltage occurs at 50% duty cycle (5-4).

$$\Delta V_{\text{Cinpk-pk}(\text{max})} == \frac{I_{\text{O}}}{4 \times f_{\text{S}} \times C_{\text{in}}}$$
(5-4)

As a general rule of thumb, keep the peak to peak ripple amplitude below 75mV.

### **Output Voltage Setting**

Figure 6 show Buck converters sense the output voltage with a resistive divider network. With a given feedback voltage,  $V_{FB}$ , the voltage divider can be calculated.

The current through the resistive divider is recommended to be at least 100 times larger than feedback bias current :  $I_{R1/2} \le 100 \text{ x } I_{FB}$ , (6-1)

Where  $I_{\mathsf{FB}}$  is the feedback bias current from the IC datasheet and  $I_{\mathsf{R1/2}}$  is the current through the feedback divider.

The divider current can be a lot higher, which may increase output voltage accuracy due to reduced noise coupling.

The only disadvantage of smaller resistor values is a higher power loss in the resistive divider.



$$R2 \le \frac{V_{FB}}{I_{R1/2}}$$
, and  $R_1 = R_2 \times (\frac{V_{OUT}}{V_{FB}} - 1)$  (6-2)

. .

where  $V_{FB}$  is the feedback voltage from the datasheet and  $V_{OUT}$  is the desired output voltage.



Figure 6. Resistice divider for setting the output voltage

### Summary

In synchronous buck converters, careful selection of inductors and input and output capacitors is necessary to get better performance and to meet customer requirements. This application note performed detailed analysis and design to select suitable inductance and input and output Capacitance.

| Richtek Newsletter Subscr | ibe Richtek Newsletter |
|---------------------------|------------------------|

**Richtek Technology Corporation** 

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: 886-3-5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.